Soc Dft Pre-Silicon Verification Engineer

Details of the offer

SOC DFT Pre-Silicon Verification EngineerJob Details:
Job Description:
Develops the logic design, register transfer level (RTL) coding, simulation, and provides DFT timing closure support as well as test content generation and delivery to manufacturing for various DFx content (including SCAN, MBIST, and BSCAN).
Participates and collaborates in the definition of architecture and microarchitecture features of the block, subsystem, and SoC under DFT being designed (including TAP, SCAN, MBIST, BSCAN, proc monitors, in system test/BIST).
Develops HVM content for rapid bring up and ramp to production on the automatic test equipment (ATE).
Applies various strategies, tools, and methods to write and generate RTL and structural code to integrate DFT.
Optimizes logic to qualify the design to meet power, performance, area, timing, test coverage, DPM, and test time/vector memory reduction goals as well as design integrity for physical implementation.
Reviews the verification plan and drives verification of the DFT design to achieve desired architecture and microarchitecture specifications.
Ensures design features are verified correctly and resolves and implements corrective measures for failing RTL tests to ensure correctness of features.
Integrates DFT blocks into functional IP and SoC and supports SoC customers to ensure high quality integration of the IP block.
Collaborates with post-silicon and manufacturing teams to verify the feature on silicon, support debug requirements, and document all learnings and improvements required in design and validation.
Drives high test coverage through structural and specific IP tests to achieve the quality and DPM objectives of the product and develops HVM content for rapid bring up and production on the ATE.
Qualifications:
Minimum qualifications are required to be initially considered for this position.
Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
You must possess a Bachelor of Engineering degree or a Master of Science degree in Electronic, Electrical or Computer Engineering.
Additional qualifications include:Familiar with UNIX, and well-versed in Verilog or C Programming
Knowledge in RTL integration and validation methodologies
Possesses strong analytical and debug skills
Ability to communicate well with counterparts and key stakeholders including cross-site partners
Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.Job Type:
College Grad
Shift:
Shift 1 (Malaysia)
Primary Location:
Malaysia, Penang
Additional Locations:
Malaysia, Kulim
Business Group:
The Client Computing Group (CCG) is responsible for driving business strategy and product development for Intel's PC products and platforms, spanning form factors such as notebooks, desktops, 2 in 1s, all in ones.
Working with our partners across the industry, we intend to deliver purposeful computing experiences that unlock people's potential - allowing each person to use our products to focus, create and connect in ways that matter most to them.
As the largest business unit at Intel, CCG is investing more heavily in the PC, ramping its capabilities even more aggressively, and designing the PC experience even more deliberately, including delivering a predictable cadence of leadership products.
As a result, we are able to fuel innovation across Intel, providing an important source of IP and scale, as well as help the company deliver on its purpose of enriching the lives of every person on earth.
Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Position of Trust:
N/A
Work Model for this Role:
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site.
* Job posting details (such as work model, location or time type) are subject to change.#J-18808-Ljbffr


Nominal Salary: To be agreed

Source: Whatjobs_Ppc

Job Function:

Requirements

Marine Warranty Surveyor (Mws) / Engineer

Marine Warranty Surveyor (MWS) / Engineer Malaysia Global Maritimeis a leading consultant for offshore engineering and marine operation services on a world-w...


G4S Security Services A/S - Malasia

Published a month ago

Sr Mechanical Design Engineer (Automation)

Senior Mechanical Design Engineer (Automation)Agility is a word that describes not only the products that Actiforce creates, yet also its culture. A purposef...


Actiforce Europe Gmbh - Malasia

Published a month ago

Sr Qa Engineer-Npi

Agility is a word that describes not only the products that Actiforce creates, yet also its culture. A purposefully short chain of command encourages action,...


Actiforce Europe Gmbh - Malasia

Published a month ago

Sr Mechanical Engineer

Position: Senior Mechanical EngineerLocation:Penang, Malaysia Job Objectives Responsible for all mechanical drawings that include mechatronic (gear or cable ...


Actiforce Europe Gmbh - Malasia

Published a month ago

Built at: 2025-01-05T00:31:57.905Z