Verification Intern

Details of the offer

WHAT YOU DO AT AMD CHANGES EVERYTHING
We care deeply about transforming lives with AMD technology to enrich our industry, our communities, and the world. Our mission is to build great products that accelerate next-generation computing experiences – the building blocks for the data center, artificial intelligence, PCs, gaming and embedded. Underpinning our mission is the AMD culture. We push the limits of innovation to solve the world's most important challenges. We strive for execution excellence while being direct, humble, collaborative, and inclusive of diverse perspectives.
AMD together we advance_THE ROLE:
Push Boundaries, Deliver Innovation and Change the World! In this role you will be given an opportunity to work on the next generation technology that will be part of future AMD Microprocessors powering Gaming Consoles, Servers and Personal Computers as well as Graphics Cards and VR sets. This team also is responsible for the Design and Verification of several critical as well as the integration to other subsystems and SOC. The Design and Design Verification groups within this team are also responsible for developing a balanced architecture between power consumption and performance, delivering high complexity RTL code and creating advanced testbenches using cutting edge verification techniques.
JOB DETAILS:
Location:Penang, Malaysia
Onsite/Hybrid:This role requires the student to work full time (40 hours a week), in a hybrid work structure throughout the duration of the co-op/intern term.
Duration:6 months commitment starting between Q2 to Q3 2025 period
KEY RESPONSIBILITIES:
Collaborate with design team to understand and define verification requirements for high-speed, low power digital circuit designs from definition to implementation. Own or be involved in all aspects of the functional verification from initial test planning, test creation and debug to coverage and sign-off closure, while providing technical leadership to the team.
Own verification of high speed, low power digital designs at IP and System level using both coverage driven constraint random and directed testing techniques as well as formal verification. Implement test benches and components such as test and sequence libraries, monitors, models and BFMs by applying object-oriented programming verification techniques following UVM methodology.
PREFERRED EXPERIENCE:
Advanced knowledge of ASIC Design flow and state of the art verification flow
Proficient with Verilog, System Verilog and UVM
Familiarity with industry standard high-speed protocols such as PCIE is a plus
Strong analytical and problem solving skills with pronounced attention to detail
Capable of independently driving tasks and activities to completion in an organized and timely manner with excellent quality
ACADEMIC CREDENTIALS:
Pursuing a degree in Electrical Engineering / Computer Engineering, or a related field.
LOCATION:
Penang, Malaysia#J-18808-Ljbffr


Nominal Salary: To be agreed

Source: Whatjobs_Ppc

Job Function:

Requirements

Environmental Officer (Eo)

Environmental Officer required for our new Site Project Location at Sungai Muda, Seberang Perai Utara, Pulau Pinang Job description: Responsible for managin...


Perbudi Sdn Bhd - Pahang

Published 20 days ago

Water Pump Senior Squad Leader,Im

Job Description: BPRT equipment and water pump are the core auxiliary equipment of iron making. Water pumps under care include high pressure pump, medium pre...


Askheadhunter - Pahang

Published 17 days ago

Spatial Analyst – Associate / Senior Associate

Spatial Analyst – Associate / Senior Associate The Strategy& Analytics (S&A) team focuses on generating evidence-based insights to guide urban policy-making,...


Think City Sdn - Pahang

Published 17 days ago

Senior Import/Export Analyst (Customs & Trade Facilitation)

Senior Import/Export Analyst (Customs & Trade Facilitation)Job DescriptionJob Summary NI has an immediate opening for a subject matter expert to support Trad...


Copeland - Pahang

Published 17 days ago

Built at: 2024-12-23T05:13:45.523Z